You can not select more than 25 topics
Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
728 lines
12 KiB
728 lines
12 KiB
#ifndef __CS_MIPS_H__ |
|
#define __CS_MIPS_H__ |
|
|
|
/* Capstone Disassembler Engine */ |
|
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013> */ |
|
|
|
#ifdef __cplusplus |
|
extern "C" { |
|
#endif |
|
|
|
#include <stdint.h> |
|
#include <stdbool.h> |
|
|
|
//> Operand type for instruction's operands |
|
typedef enum mips_op_type { |
|
MIPS_OP_INVALID = 0, // Uninitialized. |
|
MIPS_OP_REG, // Register operand. |
|
MIPS_OP_IMM, // Immediate operand. |
|
MIPS_OP_MEM, // Memory operand |
|
} mips_op_type; |
|
|
|
// Instruction's operand referring to memory |
|
// This is associated with MIPS_OP_MEM operand type above |
|
typedef struct mips_op_mem { |
|
unsigned int base; // base register |
|
int64_t disp; // displacement/offset value |
|
} mips_op_mem; |
|
|
|
// Instruction operand |
|
typedef struct cs_mips_op { |
|
mips_op_type type; // operand type |
|
union { |
|
unsigned int reg; // register value for REG operand |
|
int64_t imm; // immediate value for C-IMM or IMM operand |
|
mips_op_mem mem; // base/index/scale/disp value for MEM operand |
|
}; |
|
} cs_mips_op; |
|
|
|
// Instruction structure |
|
typedef struct cs_mips { |
|
// Number of operands of this instruction, |
|
// or 0 when instruction has no operand. |
|
uint8_t op_count; |
|
cs_mips_op operands[8]; // operands for this instruction. |
|
} cs_mips; |
|
|
|
//> MIPS registers |
|
typedef enum mips_reg { |
|
MIPS_REG_INVALID = 0, |
|
// General purpose registers |
|
MIPS_REG_0, |
|
MIPS_REG_1, |
|
MIPS_REG_2, |
|
MIPS_REG_3, |
|
MIPS_REG_4, |
|
MIPS_REG_5, |
|
MIPS_REG_6, |
|
MIPS_REG_7, |
|
MIPS_REG_8, |
|
MIPS_REG_9, |
|
MIPS_REG_10, |
|
MIPS_REG_11, |
|
MIPS_REG_12, |
|
MIPS_REG_13, |
|
MIPS_REG_14, |
|
MIPS_REG_15, |
|
MIPS_REG_16, |
|
MIPS_REG_17, |
|
MIPS_REG_18, |
|
MIPS_REG_19, |
|
MIPS_REG_20, |
|
MIPS_REG_21, |
|
MIPS_REG_22, |
|
MIPS_REG_23, |
|
MIPS_REG_24, |
|
MIPS_REG_25, |
|
MIPS_REG_26, |
|
MIPS_REG_27, |
|
MIPS_REG_28, |
|
MIPS_REG_29, |
|
MIPS_REG_30, |
|
MIPS_REG_31, |
|
|
|
// DSP registers |
|
MIPS_REG_DSPCCOND, |
|
MIPS_REG_DSPCARRY, |
|
MIPS_REG_DSPEFI, |
|
MIPS_REG_DSPOUTFLAG, |
|
MIPS_REG_DSPOUTFLAG16_19, |
|
MIPS_REG_DSPOUTFLAG20, |
|
MIPS_REG_DSPOUTFLAG21, |
|
MIPS_REG_DSPOUTFLAG22, |
|
MIPS_REG_DSPOUTFLAG23, |
|
MIPS_REG_DSPPOS, |
|
MIPS_REG_DSPSCOUNT, |
|
|
|
// ACC registers |
|
MIPS_REG_AC0, |
|
MIPS_REG_AC1, |
|
MIPS_REG_AC2, |
|
MIPS_REG_AC3, |
|
|
|
// FPU registers |
|
MIPS_REG_F0, |
|
MIPS_REG_F1, |
|
MIPS_REG_F2, |
|
MIPS_REG_F3, |
|
MIPS_REG_F4, |
|
MIPS_REG_F5, |
|
MIPS_REG_F6, |
|
MIPS_REG_F7, |
|
MIPS_REG_F8, |
|
MIPS_REG_F9, |
|
MIPS_REG_F10, |
|
MIPS_REG_F11, |
|
MIPS_REG_F12, |
|
MIPS_REG_F13, |
|
MIPS_REG_F14, |
|
MIPS_REG_F15, |
|
MIPS_REG_F16, |
|
MIPS_REG_F17, |
|
MIPS_REG_F18, |
|
MIPS_REG_F19, |
|
MIPS_REG_F20, |
|
MIPS_REG_F21, |
|
MIPS_REG_F22, |
|
MIPS_REG_F23, |
|
MIPS_REG_F24, |
|
MIPS_REG_F25, |
|
MIPS_REG_F26, |
|
MIPS_REG_F27, |
|
MIPS_REG_F28, |
|
MIPS_REG_F29, |
|
MIPS_REG_F30, |
|
MIPS_REG_F31, |
|
|
|
MIPS_REG_FCC0, |
|
MIPS_REG_FCC1, |
|
MIPS_REG_FCC2, |
|
MIPS_REG_FCC3, |
|
MIPS_REG_FCC4, |
|
MIPS_REG_FCC5, |
|
MIPS_REG_FCC6, |
|
MIPS_REG_FCC7, |
|
|
|
// AFPR128 |
|
MIPS_REG_W0, |
|
MIPS_REG_W1, |
|
MIPS_REG_W2, |
|
MIPS_REG_W3, |
|
MIPS_REG_W4, |
|
MIPS_REG_W5, |
|
MIPS_REG_W6, |
|
MIPS_REG_W7, |
|
MIPS_REG_W8, |
|
MIPS_REG_W9, |
|
MIPS_REG_W10, |
|
MIPS_REG_W11, |
|
MIPS_REG_W12, |
|
MIPS_REG_W13, |
|
MIPS_REG_W14, |
|
MIPS_REG_W15, |
|
MIPS_REG_W16, |
|
MIPS_REG_W17, |
|
MIPS_REG_W18, |
|
MIPS_REG_W19, |
|
MIPS_REG_W20, |
|
MIPS_REG_W21, |
|
MIPS_REG_W22, |
|
MIPS_REG_W23, |
|
MIPS_REG_W24, |
|
MIPS_REG_W25, |
|
MIPS_REG_W26, |
|
MIPS_REG_W27, |
|
MIPS_REG_W28, |
|
MIPS_REG_W29, |
|
MIPS_REG_W30, |
|
MIPS_REG_W31, |
|
|
|
MIPS_REG_HI, |
|
MIPS_REG_LO, |
|
MIPS_REG_PC, |
|
|
|
MIPS_REG_MAX, // <-- mark the end of the list or registers |
|
|
|
// alias registers |
|
MIPS_REG_ZERO = MIPS_REG_0, |
|
MIPS_REG_AT = MIPS_REG_1, |
|
MIPS_REG_V0 = MIPS_REG_2, |
|
MIPS_REG_V1 = MIPS_REG_3, |
|
MIPS_REG_A0 = MIPS_REG_4, |
|
MIPS_REG_A1 = MIPS_REG_5, |
|
MIPS_REG_A2 = MIPS_REG_6, |
|
MIPS_REG_A3 = MIPS_REG_7, |
|
MIPS_REG_T0 = MIPS_REG_8, |
|
MIPS_REG_T1 = MIPS_REG_9, |
|
MIPS_REG_T2 = MIPS_REG_10, |
|
MIPS_REG_T3 = MIPS_REG_11, |
|
MIPS_REG_T4 = MIPS_REG_12, |
|
MIPS_REG_T5 = MIPS_REG_13, |
|
MIPS_REG_T6 = MIPS_REG_14, |
|
MIPS_REG_T7 = MIPS_REG_15, |
|
MIPS_REG_S0 = MIPS_REG_16, |
|
MIPS_REG_S1 = MIPS_REG_17, |
|
MIPS_REG_S2 = MIPS_REG_18, |
|
MIPS_REG_S3 = MIPS_REG_19, |
|
MIPS_REG_S4 = MIPS_REG_20, |
|
MIPS_REG_S5 = MIPS_REG_21, |
|
MIPS_REG_S6 = MIPS_REG_22, |
|
MIPS_REG_S7 = MIPS_REG_23, |
|
MIPS_REG_T8 = MIPS_REG_24, |
|
MIPS_REG_T9 = MIPS_REG_25, |
|
MIPS_REG_K0 = MIPS_REG_26, |
|
MIPS_REG_K1 = MIPS_REG_27, |
|
MIPS_REG_GP = MIPS_REG_28, |
|
MIPS_REG_SP = MIPS_REG_29, |
|
MIPS_REG_FP = MIPS_REG_30, MIPS_REG_S8 = MIPS_REG_30, |
|
MIPS_REG_RA = MIPS_REG_31, |
|
|
|
MIPS_REG_HI0 = MIPS_REG_AC0, |
|
MIPS_REG_HI1 = MIPS_REG_AC1, |
|
MIPS_REG_HI2 = MIPS_REG_AC2, |
|
MIPS_REG_HI3 = MIPS_REG_AC3, |
|
|
|
MIPS_REG_LO0 = MIPS_REG_HI0, |
|
MIPS_REG_LO1 = MIPS_REG_HI1, |
|
MIPS_REG_LO2 = MIPS_REG_HI2, |
|
MIPS_REG_LO3 = MIPS_REG_HI3, |
|
} mips_reg; |
|
|
|
//> MIPS instruction |
|
typedef enum mips_insn { |
|
MIPS_INS_INVALID = 0, |
|
|
|
MIPS_INS_ABSQ_S, |
|
MIPS_INS_ADD, |
|
MIPS_INS_ADDQH, |
|
MIPS_INS_ADDQH_R, |
|
MIPS_INS_ADDQ, |
|
MIPS_INS_ADDQ_S, |
|
MIPS_INS_ADDSC, |
|
MIPS_INS_ADDS_A, |
|
MIPS_INS_ADDS_S, |
|
MIPS_INS_ADDS_U, |
|
MIPS_INS_ADDUH, |
|
MIPS_INS_ADDUH_R, |
|
MIPS_INS_ADDU, |
|
MIPS_INS_ADDU_S, |
|
MIPS_INS_ADDVI, |
|
MIPS_INS_ADDV, |
|
MIPS_INS_ADDWC, |
|
MIPS_INS_ADD_A, |
|
MIPS_INS_ADDI, |
|
MIPS_INS_ADDIU, |
|
MIPS_INS_AND, |
|
MIPS_INS_ANDI, |
|
MIPS_INS_APPEND, |
|
MIPS_INS_ASUB_S, |
|
MIPS_INS_ASUB_U, |
|
MIPS_INS_AVER_S, |
|
MIPS_INS_AVER_U, |
|
MIPS_INS_AVE_S, |
|
MIPS_INS_AVE_U, |
|
MIPS_INS_BALIGN, |
|
MIPS_INS_BC1F, |
|
MIPS_INS_BC1T, |
|
MIPS_INS_BCLRI, |
|
MIPS_INS_BCLR, |
|
MIPS_INS_BEQ, |
|
MIPS_INS_BGEZ, |
|
MIPS_INS_BGEZAL, |
|
MIPS_INS_BGTZ, |
|
MIPS_INS_BINSLI, |
|
MIPS_INS_BINSL, |
|
MIPS_INS_BINSRI, |
|
MIPS_INS_BINSR, |
|
MIPS_INS_BITREV, |
|
MIPS_INS_BLEZ, |
|
MIPS_INS_BLTZ, |
|
MIPS_INS_BLTZAL, |
|
MIPS_INS_BMNZI, |
|
MIPS_INS_BMNZ, |
|
MIPS_INS_BMZI, |
|
MIPS_INS_BMZ, |
|
MIPS_INS_BNE, |
|
MIPS_INS_BNEGI, |
|
MIPS_INS_BNEG, |
|
MIPS_INS_BNZ, |
|
MIPS_INS_BPOSGE32, |
|
MIPS_INS_BREAK, |
|
MIPS_INS_BSELI, |
|
MIPS_INS_BSEL, |
|
MIPS_INS_BSETI, |
|
MIPS_INS_BSET, |
|
MIPS_INS_BZ, |
|
MIPS_INS_BEQZ, |
|
MIPS_INS_B, |
|
MIPS_INS_BNEZ, |
|
MIPS_INS_BTEQZ, |
|
MIPS_INS_BTNEZ, |
|
MIPS_INS_CEIL, |
|
MIPS_INS_CEQI, |
|
MIPS_INS_CEQ, |
|
MIPS_INS_CFC1, |
|
MIPS_INS_CFCMSA, |
|
MIPS_INS_CLEI_S, |
|
MIPS_INS_CLEI_U, |
|
MIPS_INS_CLE_S, |
|
MIPS_INS_CLE_U, |
|
MIPS_INS_CLO, |
|
MIPS_INS_CLTI_S, |
|
MIPS_INS_CLTI_U, |
|
MIPS_INS_CLT_S, |
|
MIPS_INS_CLT_U, |
|
MIPS_INS_CLZ, |
|
MIPS_INS_CMPGDU, |
|
MIPS_INS_CMPGU, |
|
MIPS_INS_CMPU, |
|
MIPS_INS_CMP, |
|
MIPS_INS_COPY_S, |
|
MIPS_INS_COPY_U, |
|
MIPS_INS_CTC1, |
|
MIPS_INS_CTCMSA, |
|
MIPS_INS_CVT, |
|
MIPS_INS_C, |
|
MIPS_INS_CMPI, |
|
MIPS_INS_DADD, |
|
MIPS_INS_DADDI, |
|
MIPS_INS_DADDIU, |
|
MIPS_INS_DADDU, |
|
MIPS_INS_DCLO, |
|
MIPS_INS_DCLZ, |
|
MIPS_INS_DERET, |
|
MIPS_INS_DEXT, |
|
MIPS_INS_DEXTM, |
|
MIPS_INS_DEXTU, |
|
MIPS_INS_DI, |
|
MIPS_INS_DINS, |
|
MIPS_INS_DINSM, |
|
MIPS_INS_DINSU, |
|
MIPS_INS_DIV_S, |
|
MIPS_INS_DIV_U, |
|
MIPS_INS_DMFC0, |
|
MIPS_INS_DMFC1, |
|
MIPS_INS_DMFC2, |
|
MIPS_INS_DMTC0, |
|
MIPS_INS_DMTC1, |
|
MIPS_INS_DMTC2, |
|
MIPS_INS_DMULT, |
|
MIPS_INS_DMULTU, |
|
MIPS_INS_DOTP_S, |
|
MIPS_INS_DOTP_U, |
|
MIPS_INS_DPADD_S, |
|
MIPS_INS_DPADD_U, |
|
MIPS_INS_DPAQX_SA, |
|
MIPS_INS_DPAQX_S, |
|
MIPS_INS_DPAQ_SA, |
|
MIPS_INS_DPAQ_S, |
|
MIPS_INS_DPAU, |
|
MIPS_INS_DPAX, |
|
MIPS_INS_DPA, |
|
MIPS_INS_DPSQX_SA, |
|
MIPS_INS_DPSQX_S, |
|
MIPS_INS_DPSQ_SA, |
|
MIPS_INS_DPSQ_S, |
|
MIPS_INS_DPSUB_S, |
|
MIPS_INS_DPSUB_U, |
|
MIPS_INS_DPSU, |
|
MIPS_INS_DPSX, |
|
MIPS_INS_DPS, |
|
MIPS_INS_DROTR, |
|
MIPS_INS_DROTR32, |
|
MIPS_INS_DROTRV, |
|
MIPS_INS_DSBH, |
|
MIPS_INS_DDIV, |
|
MIPS_INS_DSHD, |
|
MIPS_INS_DSLL, |
|
MIPS_INS_DSLL32, |
|
MIPS_INS_DSLLV, |
|
MIPS_INS_DSRA, |
|
MIPS_INS_DSRA32, |
|
MIPS_INS_DSRAV, |
|
MIPS_INS_DSRL, |
|
MIPS_INS_DSRL32, |
|
MIPS_INS_DSRLV, |
|
MIPS_INS_DSUBU, |
|
MIPS_INS_DDIVU, |
|
MIPS_INS_DIV, |
|
MIPS_INS_DIVU, |
|
MIPS_INS_EI, |
|
MIPS_INS_ERET, |
|
MIPS_INS_EXT, |
|
MIPS_INS_EXTP, |
|
MIPS_INS_EXTPDP, |
|
MIPS_INS_EXTPDPV, |
|
MIPS_INS_EXTPV, |
|
MIPS_INS_EXTRV_RS, |
|
MIPS_INS_EXTRV_R, |
|
MIPS_INS_EXTRV_S, |
|
MIPS_INS_EXTRV, |
|
MIPS_INS_EXTR_RS, |
|
MIPS_INS_EXTR_R, |
|
MIPS_INS_EXTR_S, |
|
MIPS_INS_EXTR, |
|
MIPS_INS_ABS, |
|
MIPS_INS_FADD, |
|
MIPS_INS_FCAF, |
|
MIPS_INS_FCEQ, |
|
MIPS_INS_FCLASS, |
|
MIPS_INS_FCLE, |
|
MIPS_INS_FCLT, |
|
MIPS_INS_FCNE, |
|
MIPS_INS_FCOR, |
|
MIPS_INS_FCUEQ, |
|
MIPS_INS_FCULE, |
|
MIPS_INS_FCULT, |
|
MIPS_INS_FCUNE, |
|
MIPS_INS_FCUN, |
|
MIPS_INS_FDIV, |
|
MIPS_INS_FEXDO, |
|
MIPS_INS_FEXP2, |
|
MIPS_INS_FEXUPL, |
|
MIPS_INS_FEXUPR, |
|
MIPS_INS_FFINT_S, |
|
MIPS_INS_FFINT_U, |
|
MIPS_INS_FFQL, |
|
MIPS_INS_FFQR, |
|
MIPS_INS_FILL, |
|
MIPS_INS_FLOG2, |
|
MIPS_INS_FLOOR, |
|
MIPS_INS_FMADD, |
|
MIPS_INS_FMAX_A, |
|
MIPS_INS_FMAX, |
|
MIPS_INS_FMIN_A, |
|
MIPS_INS_FMIN, |
|
MIPS_INS_MOV, |
|
MIPS_INS_FMSUB, |
|
MIPS_INS_FMUL, |
|
MIPS_INS_MUL, |
|
MIPS_INS_NEG, |
|
MIPS_INS_FRCP, |
|
MIPS_INS_FRINT, |
|
MIPS_INS_FRSQRT, |
|
MIPS_INS_FSAF, |
|
MIPS_INS_FSEQ, |
|
MIPS_INS_FSLE, |
|
MIPS_INS_FSLT, |
|
MIPS_INS_FSNE, |
|
MIPS_INS_FSOR, |
|
MIPS_INS_FSQRT, |
|
MIPS_INS_SQRT, |
|
MIPS_INS_FSUB, |
|
MIPS_INS_SUB, |
|
MIPS_INS_FSUEQ, |
|
MIPS_INS_FSULE, |
|
MIPS_INS_FSULT, |
|
MIPS_INS_FSUNE, |
|
MIPS_INS_FSUN, |
|
MIPS_INS_FTINT_S, |
|
MIPS_INS_FTINT_U, |
|
MIPS_INS_FTQ, |
|
MIPS_INS_FTRUNC_S, |
|
MIPS_INS_FTRUNC_U, |
|
MIPS_INS_HADD_S, |
|
MIPS_INS_HADD_U, |
|
MIPS_INS_HSUB_S, |
|
MIPS_INS_HSUB_U, |
|
MIPS_INS_ILVEV, |
|
MIPS_INS_ILVL, |
|
MIPS_INS_ILVOD, |
|
MIPS_INS_ILVR, |
|
MIPS_INS_INS, |
|
MIPS_INS_INSERT, |
|
MIPS_INS_INSV, |
|
MIPS_INS_INSVE, |
|
MIPS_INS_J, |
|
MIPS_INS_JAL, |
|
MIPS_INS_JALR, |
|
MIPS_INS_JR, |
|
MIPS_INS_JRC, |
|
MIPS_INS_JALRC, |
|
MIPS_INS_LB, |
|
MIPS_INS_LBUX, |
|
MIPS_INS_LBU, |
|
MIPS_INS_LD, |
|
MIPS_INS_LDC1, |
|
MIPS_INS_LDC2, |
|
MIPS_INS_LDI, |
|
MIPS_INS_LDL, |
|
MIPS_INS_LDR, |
|
MIPS_INS_LDXC1, |
|
MIPS_INS_LH, |
|
MIPS_INS_LHX, |
|
MIPS_INS_LHU, |
|
MIPS_INS_LL, |
|
MIPS_INS_LLD, |
|
MIPS_INS_LSA, |
|
MIPS_INS_LUXC1, |
|
MIPS_INS_LUI, |
|
MIPS_INS_LW, |
|
MIPS_INS_LWC1, |
|
MIPS_INS_LWC2, |
|
MIPS_INS_LWL, |
|
MIPS_INS_LWR, |
|
MIPS_INS_LWX, |
|
MIPS_INS_LWXC1, |
|
MIPS_INS_LWU, |
|
MIPS_INS_LI, |
|
MIPS_INS_MADD, |
|
MIPS_INS_MADDR_Q, |
|
MIPS_INS_MADDU, |
|
MIPS_INS_MADDV, |
|
MIPS_INS_MADD_Q, |
|
MIPS_INS_MAQ_SA, |
|
MIPS_INS_MAQ_S, |
|
MIPS_INS_MAXI_S, |
|
MIPS_INS_MAXI_U, |
|
MIPS_INS_MAX_A, |
|
MIPS_INS_MAX_S, |
|
MIPS_INS_MAX_U, |
|
MIPS_INS_MFC0, |
|
MIPS_INS_MFC1, |
|
MIPS_INS_MFC2, |
|
MIPS_INS_MFHC1, |
|
MIPS_INS_MFHI, |
|
MIPS_INS_MFLO, |
|
MIPS_INS_MINI_S, |
|
MIPS_INS_MINI_U, |
|
MIPS_INS_MIN_A, |
|
MIPS_INS_MIN_S, |
|
MIPS_INS_MIN_U, |
|
MIPS_INS_MODSUB, |
|
MIPS_INS_MOD_S, |
|
MIPS_INS_MOD_U, |
|
MIPS_INS_MOVE, |
|
MIPS_INS_MOVF, |
|
MIPS_INS_MOVN, |
|
MIPS_INS_MOVT, |
|
MIPS_INS_MOVZ, |
|
MIPS_INS_MSUB, |
|
MIPS_INS_MSUBR_Q, |
|
MIPS_INS_MSUBU, |
|
MIPS_INS_MSUBV, |
|
MIPS_INS_MSUB_Q, |
|
MIPS_INS_MTC0, |
|
MIPS_INS_MTC1, |
|
MIPS_INS_MTC2, |
|
MIPS_INS_MTHC1, |
|
MIPS_INS_MTHI, |
|
MIPS_INS_MTHLIP, |
|
MIPS_INS_MTLO, |
|
MIPS_INS_MULEQ_S, |
|
MIPS_INS_MULEU_S, |
|
MIPS_INS_MULQ_RS, |
|
MIPS_INS_MULQ_S, |
|
MIPS_INS_MULR_Q, |
|
MIPS_INS_MULSAQ_S, |
|
MIPS_INS_MULSA, |
|
MIPS_INS_MULT, |
|
MIPS_INS_MULTU, |
|
MIPS_INS_MULV, |
|
MIPS_INS_MUL_Q, |
|
MIPS_INS_MUL_S, |
|
MIPS_INS_NLOC, |
|
MIPS_INS_NLZC, |
|
MIPS_INS_NMADD, |
|
MIPS_INS_NMSUB, |
|
MIPS_INS_NOR, |
|
MIPS_INS_NORI, |
|
MIPS_INS_NOT, |
|
MIPS_INS_OR, |
|
MIPS_INS_ORI, |
|
MIPS_INS_PACKRL, |
|
MIPS_INS_PCKEV, |
|
MIPS_INS_PCKOD, |
|
MIPS_INS_PCNT, |
|
MIPS_INS_PICK, |
|
MIPS_INS_PRECEQU, |
|
MIPS_INS_PRECEQ, |
|
MIPS_INS_PRECEU, |
|
MIPS_INS_PRECRQU_S, |
|
MIPS_INS_PRECRQ, |
|
MIPS_INS_PRECRQ_RS, |
|
MIPS_INS_PRECR, |
|
MIPS_INS_PRECR_SRA, |
|
MIPS_INS_PRECR_SRA_R, |
|
MIPS_INS_PREPEND, |
|
MIPS_INS_RADDU, |
|
MIPS_INS_RDDSP, |
|
MIPS_INS_RDHWR, |
|
MIPS_INS_REPLV, |
|
MIPS_INS_REPL, |
|
MIPS_INS_ROTR, |
|
MIPS_INS_ROTRV, |
|
MIPS_INS_ROUND, |
|
MIPS_INS_RESTORE, |
|
MIPS_INS_SAT_S, |
|
MIPS_INS_SAT_U, |
|
MIPS_INS_SB, |
|
MIPS_INS_SC, |
|
MIPS_INS_SCD, |
|
MIPS_INS_SD, |
|
MIPS_INS_SDC1, |
|
MIPS_INS_SDC2, |
|
MIPS_INS_SDL, |
|
MIPS_INS_SDR, |
|
MIPS_INS_SDXC1, |
|
MIPS_INS_SEB, |
|
MIPS_INS_SEH, |
|
MIPS_INS_SH, |
|
MIPS_INS_SHF, |
|
MIPS_INS_SHILO, |
|
MIPS_INS_SHILOV, |
|
MIPS_INS_SHLLV, |
|
MIPS_INS_SHLLV_S, |
|
MIPS_INS_SHLL, |
|
MIPS_INS_SHLL_S, |
|
MIPS_INS_SHRAV, |
|
MIPS_INS_SHRAV_R, |
|
MIPS_INS_SHRA, |
|
MIPS_INS_SHRA_R, |
|
MIPS_INS_SHRLV, |
|
MIPS_INS_SHRL, |
|
MIPS_INS_SLDI, |
|
MIPS_INS_SLD, |
|
MIPS_INS_SLL, |
|
MIPS_INS_SLLI, |
|
MIPS_INS_SLLV, |
|
MIPS_INS_SLT, |
|
MIPS_INS_SLTI, |
|
MIPS_INS_SLTIU, |
|
MIPS_INS_SLTU, |
|
MIPS_INS_SPLATI, |
|
MIPS_INS_SPLAT, |
|
MIPS_INS_SRA, |
|
MIPS_INS_SRAI, |
|
MIPS_INS_SRARI, |
|
MIPS_INS_SRAR, |
|
MIPS_INS_SRAV, |
|
MIPS_INS_SRL, |
|
MIPS_INS_SRLI, |
|
MIPS_INS_SRLRI, |
|
MIPS_INS_SRLR, |
|
MIPS_INS_SRLV, |
|
MIPS_INS_ST, |
|
MIPS_INS_SUBQH, |
|
MIPS_INS_SUBQH_R, |
|
MIPS_INS_SUBQ, |
|
MIPS_INS_SUBQ_S, |
|
MIPS_INS_SUBSUS_U, |
|
MIPS_INS_SUBSUU_S, |
|
MIPS_INS_SUBS_S, |
|
MIPS_INS_SUBS_U, |
|
MIPS_INS_SUBUH, |
|
MIPS_INS_SUBUH_R, |
|
MIPS_INS_SUBU, |
|
MIPS_INS_SUBU_S, |
|
MIPS_INS_SUBVI, |
|
MIPS_INS_SUBV, |
|
MIPS_INS_SUXC1, |
|
MIPS_INS_SW, |
|
MIPS_INS_SWC1, |
|
MIPS_INS_SWC2, |
|
MIPS_INS_SWL, |
|
MIPS_INS_SWR, |
|
MIPS_INS_SWXC1, |
|
MIPS_INS_SYNC, |
|
MIPS_INS_SYSCALL, |
|
MIPS_INS_SAVE, |
|
MIPS_INS_TEQ, |
|
MIPS_INS_TEQI, |
|
MIPS_INS_TGE, |
|
MIPS_INS_TGEI, |
|
MIPS_INS_TGEIU, |
|
MIPS_INS_TGEU, |
|
MIPS_INS_TLT, |
|
MIPS_INS_TLTI, |
|
MIPS_INS_TLTIU, |
|
MIPS_INS_TLTU, |
|
MIPS_INS_TNE, |
|
MIPS_INS_TNEI, |
|
MIPS_INS_TRUNC, |
|
MIPS_INS_VSHF, |
|
MIPS_INS_WAIT, |
|
MIPS_INS_WRDSP, |
|
MIPS_INS_WSBH, |
|
MIPS_INS_XOR, |
|
MIPS_INS_XORI, |
|
|
|
// some alias instructions |
|
MIPS_INS_NOP, |
|
MIPS_INS_NEGU, |
|
|
|
MIPS_INS_MAX, |
|
} mips_insn; |
|
|
|
//> Group of MIPS instructions |
|
typedef enum mips_insn_group { |
|
MIPS_GRP_INVALID = 0, |
|
|
|
MIPS_GRP_BITCOUNT, |
|
MIPS_GRP_DSP, |
|
MIPS_GRP_DSPR2, |
|
MIPS_GRP_FPIDX, |
|
MIPS_GRP_MSA, |
|
MIPS_GRP_MIPS32R2, |
|
MIPS_GRP_MIPS64, |
|
MIPS_GRP_MIPS64R2, |
|
MIPS_GRP_SEINREG, |
|
MIPS_GRP_STDENC, |
|
MIPS_GRP_SWAP, |
|
MIPS_GRP_MICROMIPS, |
|
MIPS_GRP_MIPS16MODE, |
|
MIPS_GRP_FP64BIT, |
|
MIPS_GRP_NONANSFPMATH, |
|
MIPS_GRP_NOTFP64BIT, |
|
MIPS_GRP_NOTINMICROMIPS, |
|
|
|
MIPS_GRP_JUMP, // all jump instructions (conditional+direct+indirect jumps) |
|
|
|
MIPS_GRP_MAX, |
|
} mips_insn_group; |
|
|
|
#ifdef __cplusplus |
|
} |
|
#endif |
|
|
|
#endif
|
|
|