/*===- TableGen'erated file -------------------------------------*- C++ -*-===*\ |* *| |*Target Register Enum Values *| |* *| |* Automatically generated file, do not edit! *| |* *| \*===----------------------------------------------------------------------===*/ /* Capstone Disassembly Engine */ /* By Nguyen Anh Quynh , 2013-2014 */ #ifdef GET_REGINFO_ENUM #undef GET_REGINFO_ENUM enum { XCore_NoRegister, XCore_CP = 1, XCore_DP = 2, XCore_LR = 3, XCore_SP = 4, XCore_R0 = 5, XCore_R1 = 6, XCore_R2 = 7, XCore_R3 = 8, XCore_R4 = 9, XCore_R5 = 10, XCore_R6 = 11, XCore_R7 = 12, XCore_R8 = 13, XCore_R9 = 14, XCore_R10 = 15, XCore_R11 = 16, XCore_NUM_TARGET_REGS // 17 }; // Register classes enum { XCore_RRegsRegClassID = 0, XCore_GRRegsRegClassID = 1 }; #endif // GET_REGINFO_ENUM /*===- TableGen'erated file -------------------------------------*- C++ -*-===*\ |* *| |*MC Register Information *| |* *| |* Automatically generated file, do not edit! *| |* *| \*===----------------------------------------------------------------------===*/ #ifdef GET_REGINFO_MC_DESC #undef GET_REGINFO_MC_DESC static MCPhysReg XCoreRegDiffLists[] = { /* 0 */ 65535, 0, }; static uint16_t XCoreSubRegIdxLists[] = { /* 0 */ 0, }; static MCRegisterDesc XCoreRegDesc[] = { // Descriptors { 3, 0, 0, 0, 0 }, { 38, 1, 1, 0, 1 }, { 41, 1, 1, 0, 1 }, { 47, 1, 1, 0, 1 }, { 44, 1, 1, 0, 1 }, { 4, 1, 1, 0, 1 }, { 11, 1, 1, 0, 1 }, { 14, 1, 1, 0, 1 }, { 17, 1, 1, 0, 1 }, { 20, 1, 1, 0, 1 }, { 23, 1, 1, 0, 1 }, { 26, 1, 1, 0, 1 }, { 29, 1, 1, 0, 1 }, { 32, 1, 1, 0, 1 }, { 35, 1, 1, 0, 1 }, { 0, 1, 1, 0, 1 }, { 7, 1, 1, 0, 1 }, }; // RRegs Register Class... static MCPhysReg RRegs[] = { XCore_R0, XCore_R1, XCore_R2, XCore_R3, XCore_R4, XCore_R5, XCore_R6, XCore_R7, XCore_R8, XCore_R9, XCore_R10, XCore_R11, XCore_CP, XCore_DP, XCore_SP, XCore_LR, }; // RRegs Bit set. static uint8_t RRegsBits[] = { 0xfe, 0xff, 0x01, }; // GRRegs Register Class... static MCPhysReg GRRegs[] = { XCore_R0, XCore_R1, XCore_R2, XCore_R3, XCore_R4, XCore_R5, XCore_R6, XCore_R7, XCore_R8, XCore_R9, XCore_R10, XCore_R11, }; // GRRegs Bit set. static uint8_t GRRegsBits[] = { 0xe0, 0xff, 0x01, }; static MCRegisterClass XCoreMCRegisterClasses[] = { { "RRegs", RRegs, RRegsBits, 16, sizeof(RRegsBits), XCore_RRegsRegClassID, 4, 4, 1, 0 }, { "GRRegs", GRRegs, GRRegsBits, 12, sizeof(GRRegsBits), XCore_GRRegsRegClassID, 4, 4, 1, 1 }, }; #endif // GET_REGINFO_MC_DESC